The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for phrase floating-point (changed automatically) with no syntactic query expansion in all metadata.

Publication years (Num. hits)
1959-1964 (15) 1965-1970 (16) 1971-1973 (20) 1974-1975 (15) 1976-1977 (21) 1978-1980 (17) 1981-1982 (22) 1983 (15) 1984-1985 (29) 1986-1987 (29) 1988 (33) 1989 (36) 1990 (36) 1991 (33) 1992 (33) 1993 (28) 1994 (35) 1995 (38) 1996 (32) 1997 (50) 1998 (44) 1999 (81) 2000 (71) 2001 (79) 2002 (81) 2003 (121) 2004 (124) 2005 (158) 2006 (199) 2007 (192) 2008 (169) 2009 (139) 2010 (89) 2011 (71) 2012 (73) 2013 (92) 2014 (75) 2015 (71) 2016 (96) 2017 (112) 2018 (92) 2019 (113) 2020 (122) 2021 (120) 2022 (120) 2023 (146) 2024 (33)
Publication types (Num. hits)
article(1208) book(8) incollection(7) inproceedings(2167) phdthesis(46)
Venues (Conferences, Journals, ...)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 1775 occurrences of 908 keywords

Results
Found 3437 publication records. Showing 3436 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
170Asger Munk Nielsen, David W. Matula, Chung Nan Lyu, Guy Even Pipelined Packet-Forwarding Floating Point: II. An Adder. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1997 DBLP  DOI  BibTeX  RDF pipelined packet forwarding floating point, floating point addition algorithm, adder pipeline design, packet forwarding pipeline paradigm, data hazards, deeply pipelined floating point pipelines, four stage execution phase pipeline, short clock period, fifteen logic levels, addition algorithm, standard binary floating point format, standard IEEE 754 rounded result, two cycle latency, cooperating multiplier pipeline, packet forwarding operand, IEEE 754 binary floating point compatibility, pipeline arithmetic
146David W. Matula, Asger Munk Nielsen Pipelined Packet-Forwarding Floating Point: I. Foundations and a Rounder. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1997 DBLP  DOI  BibTeX  RDF pipelined packet forwarding floating point, packet forwarding floating point format, rounder design, packet forwarding format, standard binary IEEE 754 floating point format, multiplication algorithms, ALU pipeline paradigm, data hazards, pipelined floating point operations, execution phases, multiplier packet forwarding pipelines, execution phase, logic levels, multiplier pipelines, forwarding pipelines, IEEE 754 binary floating point compatibility, pipeline arithmetic, data dependent operations
122Asger Munk Nielsen, David W. Matula, Chung Nan Lyu, Guy Even An IEEE Compliant Floating-Point Adder that Conforms with the Pipelined Packet-Forwarding Paradigm. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2000 DBLP  DOI  BibTeX  RDF IEEE floating-point rounding, Floating-point arithmetic, redundant number representations, floating-point addition
117Brigitte Verdonk, Annie A. M. Cuyt, Dennis Verschaeren A precision- and range-independent tool for testing floating-point arithmetic II: conversions. Search on Bibsonomy ACM Trans. Math. Softw. The full citation details ... 2001 DBLP  DOI  BibTeX  RDF IEEE floating-point standard, multiprecision, validation, conversion, floating-point, arithmetic, decimal
105Lance Saldanha, Roman L. Lysecky Hardware/software partitioning of floating point software applications to fixed-pointed coprocessor circuits. Search on Bibsonomy CODES+ISSS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF floating point to fixed conversion, floating point, fixed point, hardware/software partitioning
98Guy Even, Wolfgang J. Paul On the Design of IEEE Compliant Floating Point Units. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2000 DBLP  DOI  BibTeX  RDF floating-point rounding, floating-point arithmetic, IEEE 754 Standard, floating-point addition
98Geoff Barrett Formal Methods Applied to a Floating-Point Number System. Search on Bibsonomy IEEE Trans. Software Eng. The full citation details ... 1989 DBLP  DOI  BibTeX  RDF floating-point number system, binary floating-point arithmetic, ANSI/IEEE Std. 754-1985, set-theoretic specification language, sequential components, unpack, operands, proven rules, mathematically rigorous method, Inmos IMS T800 transputer, formal specification, formal methods, specification languages, digital arithmetic, Z, formalization, round, pack, program development, IEEE standard, floating-point unit, internal representations
97Yirng-An Chen, Randal E. Bryant PHDD: an efficient graph representation for floating point circuit verification. Search on Bibsonomy ICCAD The full citation details ... 1997 DBLP  DOI  BibTeX  RDF KFDD, *BMD, HDD, K*BMD, Verification, Formal Verifications, BDD, Floating Point, FDD, BMD
91Zhanpeng Jin, Richard Neil Pittman, Alessandro Forin Reconfigurable custom floating-point instructions (abstract only). Search on Bibsonomy FPGA The full citation details ... 2010 DBLP  DOI  BibTeX  RDF emips, reconfigurable, extension, floating-point, partial reconfiguration
91Hiromichi Yamada, Takashi Hotta, Takahiro Nishiyama, Fumio Murabayashi, Tatsumi Yamauchi, Hideo Sawamoto A 13.3ns double-precision floating-point ALU and multiplier. Search on Bibsonomy ICCD The full citation details ... 1995 DBLP  DOI  BibTeX  RDF double-precision floating-point ALU, floating-point multiplier, carry select addition, prerounding techniques, noise tolerant precharge circuit, two-cycle latency, 13.3 ns, 0.3 micron, 2.5 V, 150 MHz, normalization, floating point arithmetic, CMOS integrated circuits, multiplying circuits, CMOS technology, arithmetic logic unit
86Brigitte Verdonk, Annie A. M. Cuyt, Dennis Verschaeren A precision- and range-independent tool for testing floating-point arithmetric I: basic operations, square root, and remainder. Search on Bibsonomy ACM Trans. Math. Softw. The full citation details ... 2001 DBLP  DOI  BibTeX  RDF IEEE floating-point standard, multiprecision, validation, floating-point, arithmetic
86Kevin P. Acken, Mary Jane Irwin, Robert Michael Owens, Amulya K. Garga Architectural Optimizations For A Floating Point Multiply-Accumulate Unit In A Graphics Pipeline. Search on Bibsonomy ASAP The full citation details ... 1996 DBLP  DOI  BibTeX  RDF floating point multiply-accumulate unit, three-dimensional graphics engines, normalized space, virtual reality, virtual reality, parallelism, computer graphics, scientific visualization, matrix multiplication, matrix multiplications, data visualisation, floating point arithmetic, architectural optimizations, graphics pipeline
85Liang-Kai Wang, Michael J. Schulte Decimal Floating-Point Adder and Multifunction Unit with Injection-Based Rounding. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
83Hosahalli R. Srinivas, Keshab K. Parhi A floating point radix 2 shared division/square root chip. Search on Bibsonomy ICCD The full citation details ... 1995 DBLP  DOI  BibTeX  RDF floating point radix 2 shared division/square root chip, full-custom 1.2 micron CMOS VLSI chip, single precision IEEE 754 std. floating point numbers, square root algorithm, digit-by-digit schemes, quotient/root digit selection, 5.0 V, 66 MHz, VLSI, floating point arithmetic, CMOS integrated circuits, IEEE standards, dividing circuits, 1.2 micron, division algorithm
81Yee Jern Chong, Sri Parameswaran Flexible multi-mode embedded floating-point unit for field programmable gate arrays. Search on Bibsonomy FPGA The full citation details ... 2009 DBLP  DOI  BibTeX  RDF dual-precision, embedded block, fpu, fpga, floating-point, fpga architecture
81Mikio Takeuchi, Hideaki Komatsu, Toshio Nakatani A new speculation technique to optimize floating-point performance while preserving bit-by-bit reproducibility. Search on Bibsonomy ICS The full citation details ... 2003 DBLP  DOI  BibTeX  RDF bit-by-bit reproducibility, floating-point speculation, fused multiply-add, reassociation, striding, Java, prefetching, accuracy, instruction-level parallelism, software pipelining, just-in-time compiler, loop unrolling, privatization, IA-64, IEEE 754
81Ahmet Akkas A Combined Interval and Floating-Point Comparator/Selector. Search on Bibsonomy ASAP The full citation details ... 2002 DBLP  DOI  BibTeX  RDF VLSI design, Interval arithmetic, floating-point arithmetic, comparator, specialized hardware, selector
80Guenter Gerwig, Holger Wetter, Eric M. Schwarz, Juergen Haess High Performance Floating-Point Unit with 116 Bit Wide Divider. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
78Corporate Floating Point Systems T series hypercube. Search on Bibsonomy C³P The full citation details ... 1988 DBLP  DOI  BibTeX  RDF
78J. Dido, N. Géraudie, L. Loiseau, O. Payeur, Yvon Savaria, D. Poirier A flexible floating-point format for optimizing data-paths and operators in FPGA based DSPs. Search on Bibsonomy FPGA The full citation details ... 2002 DBLP  DOI  BibTeX  RDF data-path optimization, floating-point/fixed-point conversion, hardware division, hyardware optimization, FPGA, floating-point, video-processing
77Marius Cornea, John Harrison 0001, Cristina Anderson, Ping Tak Peter Tang, Eric Schneider, Evgeny Gvozdev A Software Implementation of the IEEE 754R Decimal Floating-Point Arithmetic Using the Binary Encoding Format. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
77Xiaojun Wang, Sherman Braganza, Miriam Leeser Advanced Components in the Variable Precision Floating-Point Library. Search on Bibsonomy FCCM The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
76Michael J. Flynn, Kevin J. Nowka, Gary Bewick, Eric M. Schwarz, Nhon T. Quach The SNAP Project: Towards Sub-Nanosecond Arithmetic. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1995 DBLP  DOI  BibTeX  RDF floating-point multiplication, computer arithmetic, floating-point arithmetic, wave pipelining, floating-point addition
75S. Subramanya Sastry, Subbarao Palacharla, James E. Smith 0001 Exploiting Idle Floating-Point Resources for Integer Execution. Search on Bibsonomy PLDI The full citation details ... 1998 DBLP  DOI  BibTeX  RDF
74Florent de Dinechin, Jérémie Detrey, Octavian Cret, Radu Tudoran When FPGAs are better at floating-point than microprocessors. Search on Bibsonomy FPGA The full citation details ... 2008 DBLP  DOI  BibTeX  RDF FPGA, floating-point, arithmetic
72Brian J. Hickmann, Andrew Krioukov, Michael J. Schulte, Mark A. Erle A parallel IEEE P754 decimal floating-point multiplier. Search on Bibsonomy ICCD The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
71Michael J. Beauchamp, Scott Hauck, Keith D. Underwood, K. Scott Hemmert Architectural Modifications to Enhance the Floating-Point Performance of FPGAs. Search on Bibsonomy IEEE Trans. Very Large Scale Integr. Syst. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
70Guy Even, Wolfgang J. Paul On the Design of IEEE Compliant Floating Point Units. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1997 DBLP  DOI  BibTeX  RDF floating point arithmetic, rounding, floating point unit
70H. Dhanesha, K. Falakshahi, Mark Horowitz Array-of-arrays architecture for parallel floating point multiplication. Search on Bibsonomy ARVLSI The full citation details ... 1995 DBLP  DOI  BibTeX  RDF array-of-arrays architecture, parallel floating point multiplication, mantissa path, IEEE standard 754, dual-rail domino, HSpice simulation, capacitive load model, 53 bit, 10 ns, 4.3 V, 120 C, parallel architectures, trees, latency, floating point arithmetic, multiplying circuits, CMOS technology, Verilog, synergy, 1 micron
69Eric Quinnell, Earl E. Swartzlander Jr., Carl Lemonds Bridge Floating-Point Fused Multiply-Add Design. Search on Bibsonomy IEEE Trans. Very Large Scale Integr. Syst. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
69Ronald Scrofano, Ling Zhuo, Viktor K. Prasanna Area-Efficient Arithmetic Expression Evaluation Using Deeply Pipelined Floating-Point Cores. Search on Bibsonomy IEEE Trans. Very Large Scale Integr. Syst. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
69Marius Cornea, Cristina Anderson, John Harrison 0001, Ping Tak Peter Tang, Eric Schneider, Charles Tsen A Software Implementation of the IEEE 754R Decimal Floating-Point Arithmetic Using the Binary Encoding Format. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
69Gongqiong Li, Zhaolin Li Optimized design of a double-precision floating-point multiply-add-dused unit for data dependence. Search on Bibsonomy ICCD The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
69Jian Liang, Russell Tessier, Oskar Mencer Floating Point Unit Generation and Evaluation for FPGAs. Search on Bibsonomy FCCM The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
68Javier D. Bruguera, Tomás Lang Floating-Point Fused Multiply-Add: Reduced Latency for Floating-Point Addition. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
66Bowei Zhang, Guochang Gu, Lin Sun, Yanxia Wu 32-bit floating-point FPGA gaussian elimination. Search on Bibsonomy FPGA The full citation details ... 2009 DBLP  DOI  BibTeX  RDF fpga., floating-point, gaussian elimination
66Diego F. Sánchez, Daniel M. Muñoz, Carlos H. Llanos, Mauricio Ayala-Rincón Parameterizable floating-point library for arithmetic operations in FPGAs. Search on Bibsonomy SBCCI The full citation details ... 2009 DBLP  DOI  BibTeX  RDF goldschmidt, FPGA, computer arithmetic, floating-point
66Yee Jern Chong, Sri Parameswaran Rapid application specific floating-point unit generation with bit-alignment. Search on Bibsonomy DAC The full citation details ... 2008 DBLP  DOI  BibTeX  RDF bit-alignment, datapath merging, floating-point
66Liang-Kai Wang, Michael J. Schulte A Decimal Floating-Point Divider Using Newton-Raphson Iteration. Search on Bibsonomy J. VLSI Signal Process. The full citation details ... 2007 DBLP  DOI  BibTeX  RDF Newton-Raphson iteration, initial approximation, computer arithmetic, floating-point, division, hardware design, decimal
66Andrew Beaumont-Smith, Neil Burgess, S. Lefrere, Cheng-Chew Lim Reduced Latency IEEE Floating-Point Standard Adder Architectures. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1999 DBLP  DOI  BibTeX  RDF VLSI, floating-point, adder, arithmetic
63Kingshuk Karuri, Rainer Leupers, Gerd Ascheid, Heinrich Meyr, Monu Kedia Design and implementation of a modular and portable IEEE 754 compliant floating-point unit. Search on Bibsonomy DATE Designers' Forum The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
63Guy Even, Peter-Michael Seidel A Comparison of Three Rounding Algorithms for IEEE Floating-Point Multiplication. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2000 DBLP  DOI  BibTeX  RDF floating-point multiplication, IEEE rounding, Floating-point arithmetic, IEEE 754 Standard
61Nachiket Kapre, André DeHon Optimistic Parallelization of Floating-Point Accumulation. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
61Bryan Catanzaro, Brent E. Nelson Higher Radix Floating-Point Representations for FPGA-Based Arithmetic. Search on Bibsonomy FCCM The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
61Avi Ziv, Merav Aharoni, Sigal Asaf Solving Range Constraints for Binary Floating-Point Instructions. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
59Yongkang Zhu, Jun-Hai Yong, Guo-Qin Zheng Line Segment Intersection Testing. Search on Bibsonomy Computing The full citation details ... 2005 DBLP  DOI  BibTeX  RDF Intersection testing for line segments, dot product summation, floating-point arithmetic, rounding error
59Yongkang Zhu, Jun-Hai Yong, Guo-Qin Zheng Computing the Sign of a Dot Product Sum. Search on Bibsonomy CIS The full citation details ... 2004 DBLP  DOI  BibTeX  RDF Floating-point arithmetic, Interval analysis, Rounding error
58Sanghamitra Roy, Prithviraj Banerjee An algorithm for converting floating-point computations to fixed-point in MATLAB based FPGA design. Search on Bibsonomy DAC The full citation details ... 2004 DBLP  DOI  BibTeX  RDF quantization, quantizer, floating point, fixed point
58Enyi Tang, Earl T. Barr, Xuandong Li, Zhendong Su 0001 Perturbing numerical calculations for statistical analysis of floating-point program (in)stability. Search on Bibsonomy ISSTA The full citation details ... 2010 DBLP  DOI  BibTeX  RDF testing, stability, floating-point, perturbation, numerical code
58Mustafa Gök, Metin Mete Özbilen Evaluation of Sticky-Bit Generation Methods for Floating-Point Multipliers. Search on Bibsonomy J. Signal Process. Syst. The full citation details ... 2009 DBLP  DOI  BibTeX  RDF Floating-point multiplier, Sticky-bit, Rounding
58David Monniaux The pitfalls of verifying floating-point computations. Search on Bibsonomy ACM Trans. Program. Lang. Syst. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF AMD64, FPU, IA32, x87, Verification, Static analysis, Abstract interpretation, Program testing, Embedded software, Floating point, Safety-Critical Software, Rounding, PowerPC, IEEE-754
58Michael J. Beauchamp, Scott Hauck, Keith D. Underwood, K. Scott Hemmert Embedded floating-point units in FPGAs. Search on Bibsonomy FPGA The full citation details ... 2006 DBLP  DOI  BibTeX  RDF FPU, FPGA, floating-point, FPGA architecture
58K. Scott Hemmert, Keith D. Underwood Open Source High Performance Floating-Point Modules. Search on Bibsonomy FCCM The full citation details ... 2006 DBLP  DOI  BibTeX  RDF IEEE floating point, FPGA, reconfigurable computing
58Xu Zhou, Zhimin Tang A New Architecture of a Fast Floating-Point Multiplier. Search on Bibsonomy APPT The full citation details ... 2003 DBLP  DOI  BibTeX  RDF Floating-point Multiplier, Processor
58Keith O. Geddes, Wei Wei Zheng Exploiting fast hardware floating point in high precision computation. Search on Bibsonomy ISSAC The full citation details ... 2003 DBLP  DOI  BibTeX  RDF arbitrary precision, floating point, least squares, nonlinear systems, linear systems, iterative refinement, multiple precision
58R. V. K. Pillai, Dhamin Al-Khalili, Asim J. Al-Khalili, S. Y. A. Shah A Low Power Approach to Floating Point Adder Design for DSP Applications. Search on Bibsonomy J. VLSI Signal Process. The full citation details ... 2001 DBLP  DOI  BibTeX  RDF digital-CMOS, power-consumption-model, VLSI, low-power-design, computer-arithmetic, floating-point, switching-activity
58R. V. K. Pillai, Asim J. Al-Khalili, Dhamin Al-Khalili A Low Power Floating Point Accumulator. Search on Bibsonomy VLSI Design The full citation details ... 1998 DBLP  DOI  BibTeX  RDF low power CMOS, Digital arithmetic, VLSI architecture, floating point
56Daniel Ménard, Daniel Chillet, François Charot, Olivier Sentieys Automatic floating-point to fixed-point conversion for DSP code generation. Search on Bibsonomy CASES The full citation details ... 2002 DBLP  DOI  BibTeX  RDF digital signal processing systems, floating-point to fixed-point conversion, quantization noise, code generation, DSP, fixed-point
55Jason Lee, Lesley Shannon, Matthew J. Yedlin, Gary F. Margrave A multi-FPGA application-specific architecture for accelerating a floating point Fourier Integral Operator. Search on Bibsonomy ASAP The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
55Fernando E. Ortiz, John R. Humphrey, James P. Durbano, Dennis W. Prather A Study on the Design of Floating-Point Functions in FPGAs. Search on Bibsonomy FPL The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
55Gerd Bohlender Floating-Point Computation of Functions with Maximum Accuracy. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 1977 DBLP  DOI  BibTeX  RDF multiple-length mantissas, roots of floating-point numbers, Accuracy, errors, rounding, floating-point computations
54Yong Dou, Yuanwu Lei, Guiming Wu, Song Guo 0003, Jie Zhou 0007, Li Shen FPGA accelerating double/quad-double high precision floating-point applications for ExaScale computing. Search on Bibsonomy ICS The full citation details ... 2010 DBLP  DOI  BibTeX  RDF double-double precision, high precision floating-point multiplication and accumulation (HP-MAC), quad-double precision, FPGA
53Dimitri Tan, Carl Lemonds, Michael J. Schulte Low-Power Multiple-Precision Iterative Floating-Point Multiplier with SIMD Support. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
53Charles Tsen, Sonia González-Navarro, Michael J. Schulte, Brian J. Hickmann, Katherine Compton A Combined Decimal and Binary Floating-Point Multiplier. Search on Bibsonomy ASAP The full citation details ... 2009 DBLP  DOI  BibTeX  RDF
53Ivan D. Castellanos, James E. Stine A 64-bit Decimal Floating-Point Comparator. Search on Bibsonomy ASAP The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
53Ali Malik, Seok-Bum Ko A Study on the Floating-Point Adder in FPGAS. Search on Bibsonomy CCECE The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
53John D. Thompson, Nandini Karra, Michael J. Schulte A 64-bit Decimal Floating-Point Adder. Search on Bibsonomy ISVLSI The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
53Woo-Chan Park, Tack-Don Han, Sung-Bong Yang A Floating Point Divider Performing IEEE Rounding and Quotient Conversion in Parallel. Search on Bibsonomy Asia-Pacific Computer Systems Architecture Conference The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
53Eric Roesler, Brent E. Nelson Novel Optimizations for Hardware Floating-Point Units in a Modern FPGA Architecture. Search on Bibsonomy FPL The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
53Chun Hok Ho, Monk-Ping Leong, Philip Heng Wai Leong, Jürgen Becker 0001, Manfred Glesner Rapid Prototyping of FPGA Based Floating Point DSP Systems. Search on Bibsonomy IEEE International Workshop on Rapid System Prototyping The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
53Zaher Abdulkarim Baidas, Andrew D. Brown, Alan Christopher Williams Floating-point behavioral synthesis. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
53Cheol-Ho Jeong, Woo-Chan Park, Tack-Don Han, Moon Key Lee, Sang-Woo Kim In-Order Issue Out-of-Order Execution Floating-Point Coprocessor for CalmRISC32. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
53Shiro Kobayashi, Gerhard P. Fettweis A Hierarchical Block-Floating-Point Arithmetic. Search on Bibsonomy J. VLSI Signal Process. The full citation details ... 2000 DBLP  DOI  BibTeX  RDF
53Eric M. Schwarz, Ronald M. Smith, Christopher A. Krygowski The S/390 G5 Floating Point Unit Supporting Hex and Binary Architectures. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
53Marius A. Cornea-Hasegan, Roger A. Golliver, Peter W. Markstein Correctness Proofs Outline for Newton-Raphson Based Floating-Point Divide and Square Root Algorithms. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
53Gerben J. Hekstra, Ed F. Deprettere Floating point Cordic. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1993 DBLP  DOI  BibTeX  RDF
51Ling Zhuo, Viktor K. Prasanna Sparse Matrix-Vector multiplication on FPGAs. Search on Bibsonomy FPGA The full citation details ... 2005 DBLP  DOI  BibTeX  RDF FPGA, reconfigurable architecture, high performance, floating-point, sparse matrix
51Zizhong Chen, Graham E. Fagg, Edgar Gabriel, Julien Langou, Thara Angskun, George Bosilca, Jack J. Dongarra Fault tolerant high performance computing by a coding approach. Search on Bibsonomy PPoPP The full citation details ... 2005 DBLP  DOI  BibTeX  RDF floating-point arithmetic coding, fault tolerance, message passing interface, high performance computing
51Chun Te Ewe, Peter Y. K. Cheung, George A. Constantinides Dual Fixed-Point: An Efficient Alternative to Floating-Point Computation. Search on Bibsonomy FPL The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
50Florian Loitsch Printing floating-point numbers quickly and accurately with integers. Search on Bibsonomy PLDI The full citation details ... 2010 DBLP  DOI  BibTeX  RDF dtoa, floating-point printing
50Jérémie Detrey, Florent de Dinechin, Xavier Pujol Return of the hardware floating-point elementary function. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2007 DBLP  DOI  BibTeX  RDF Floating-point elementary functions, hardware operator, FPGA, exponential, logarithm
50Julio Villalba, Tomás Lang, Mario A. González Double-Residue Modular Range Reduction for Floating-Point Hardware Implementations. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2006 DBLP  DOI  BibTeX  RDF Range-reduction, elementary function evaluation, floating-point arithmetic
50Ahmet Akkas Dual-Mode Quadruple Precision Floating-Point Adder. Search on Bibsonomy DSD The full citation details ... 2006 DBLP  DOI  BibTeX  RDF Quadruple precision, dualmode, computer arithmetic, floating-point, adder, double precision
50Anuja Jayraj Thakkar, Abdel Ejnioui Pipelining of double precision floating point division and square root operations. Search on Bibsonomy ACM Southeast Regional Conference The full citation details ... 2006 DBLP  DOI  BibTeX  RDF FPGA, pipelining, floating point, division, square root
50K. Scott Hemmert, Keith D. Underwood An Analysis of the Double-Precision Floating-Point FFT on FPGAs. Search on Bibsonomy FCCM The full citation details ... 2005 DBLP  DOI  BibTeX  RDF IEEE floating point, FPGA, FFT, Fast Fourier Transform, reconfigurable computing
50Keith D. Underwood, K. Scott Hemmert Closing the Gap: CPU and FPGA Trends in Sustainable Floating-Point BLAS Performance. Search on Bibsonomy FCCM The full citation details ... 2004 DBLP  DOI  BibTeX  RDF IEEE floating point, re-configurable computing, FPGA, arithmetic
50Tay-Jyi Lin, Hung-Yueh Lin, Chie-Min Chao, Chih-Wei Liu, Chein-Wei Jen A compact DSP core with static floating-point unit & its microcode generation. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2004 DBLP  DOI  BibTeX  RDF DSP core, digital signal processor, floating-point units
50Álvaro Vázquez, Elisardo Antelo Implementation of the Exponential Function in a Floating-Point Unit. Search on Bibsonomy J. VLSI Signal Process. The full citation details ... 2003 DBLP  DOI  BibTeX  RDF exponential function, computer arithmetic, floating-point unit, transcendental functions
50Ahmet Akkas, Michael J. Schulte A Quadruple Precision and Dual Double Precision Floating-Point Multiplier. Search on Bibsonomy DSD The full citation details ... 2003 DBLP  DOI  BibTeX  RDF Quadruple precision, computer arithmetic, normalization, floating-point, multiplier, rounding, double precision
50Henrik Koy, Claus-Peter Schnorr Segment LLL-Reduction with Floating Point Orthogonalization. Search on Bibsonomy CaLC The full citation details ... 2001 DBLP  DOI  BibTeX  RDF LLL-reduction, Householder reflexion, scaled basis, segment LLL-reduction, local LLL-reduction, stability, floating point arithmetic
50James E. Stine, Michael J. Schulte A Combined Interval and Floating Point Multiplier. Search on Bibsonomy Great Lakes Symposium on VLSI The full citation details ... 1998 DBLP  DOI  BibTeX  RDF computer arithmetic, accuracy, multiplication, floating point, hardware design, rounding, Interval, double precision
50Stuart F. Oberman, Hesham A. Al-Twaijry, Michael J. Flynn The SNAP Project: Design of Floating Point Arithmetic Unit. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1997 DBLP  DOI  BibTeX  RDF performance-area tradeoffs, computer arithmetic, multiplication, division, Addition, floating point unit
50John R. Hauser Handling Floating-Point Exceptions in Numeric Programs. Search on Bibsonomy ACM Trans. Program. Lang. Syst. The full citation details ... 1996 DBLP  DOI  BibTeX  RDF exception handling, floating-point, arithmetic
50Robert G. Burger, R. Kent Dybvig Printing Floating-Point Numbers Quickly and Accurately. Search on Bibsonomy PLDI The full citation details ... 1996 DBLP  DOI  BibTeX  RDF floating-point printing, run-time systems
50Mark D. Aagaard, Carl-Johan H. Seger The formal verification of a pipelined double-precision IEEE floating-point multiplier. Search on Bibsonomy ICCAD The full citation details ... 1995 DBLP  DOI  BibTeX  RDF ANSI/IEEE Std 754-1985, model checking, theorem proving, floating-point arithmetic, Hardware verification
50René de Vogelaere Algorithms: Algorithm 335: a set of basic input-output procedures. Search on Bibsonomy Commun. ACM The full citation details ... 1968 DBLP  DOI  BibTeX  RDF ALGOL 60, Berkeley style, decompose integer, decompose real, equivalent ALGOL statements, fixed point representation, input echo, input outpur array, input output Boolean, input output procedures, integer format, out integer, output channel interpretation, output documentation, procedures relationship, quality output, read real, real format, ALGOL, style, transput, input output, floating point representation, floating point representational
49Pavle Belanovic, Miriam Leeser A Library of Parameterized Floating-Point Modules and Their Use. Search on Bibsonomy FPL The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
48Sanghamitra Roy, Prith Banerjee An Algorithm for Trading Off Quantization Error with Hardware Resources for MATLAB-Based FPGA Design. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 2005 DBLP  DOI  BibTeX  RDF field programmable gate arrays, Automation, quantization, floating-point arithmetic, fixed-point arithmetic
48Jean-Claude Bajard, Laurent-Stéphane Didier, Jean-Michel Muller A New Euclidean Division Algorithm For Residue Number Systems. Search on Bibsonomy ASAP The full citation details ... 1996 DBLP  DOI  BibTeX  RDF Euclidean division algorithm, large moduli, very large integers, high-radix division method, parallel computer, computational geometry, digital arithmetic, residue number systems, residue number systems, floating point arithmetic, floating-point arithmetic, modular arithmetic, special-purpose architecture
48A. Houelle, Habib Mehrez, Nicolas Vaucher, Luis A. Montalvo, Alain Guyot Application of fast layout synthesis environment to dividers evaluation. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 1995 DBLP  DOI  BibTeX  RDF layout synthesis environment, dividers evaluation, GenOptim, IEEE 754 floating-point macro-cell generators, programming environments, generator programs, division, floating point arithmetic, square root, dividing circuits
Displaying result #1 - #100 of 3436 (100 per page; Change: )
Pages: [1][2][3][4][5][6][7][8][9][10][>>]
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license